target/arm: Convert Neon VCVT fixed-point to gvec
[qemu.git] / target / arm / vfp_helper.c
1 /*
2 * ARM VFP floating-point operations
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20 #include "qemu/osdep.h"
21 #include "cpu.h"
22 #include "exec/helper-proto.h"
23 #include "internals.h"
24 #ifdef CONFIG_TCG
25 #include "qemu/log.h"
26 #include "fpu/softfloat.h"
27 #endif
28
29 /* VFP support. We follow the convention used for VFP instructions:
30 Single precision routines have a "s" suffix, double precision a
31 "d" suffix. */
32
33 #ifdef CONFIG_TCG
34
35 /* Convert host exception flags to vfp form. */
36 static inline int vfp_exceptbits_from_host(int host_bits)
37 {
38 int target_bits = 0;
39
40 if (host_bits & float_flag_invalid) {
41 target_bits |= 1;
42 }
43 if (host_bits & float_flag_divbyzero) {
44 target_bits |= 2;
45 }
46 if (host_bits & float_flag_overflow) {
47 target_bits |= 4;
48 }
49 if (host_bits & (float_flag_underflow | float_flag_output_denormal)) {
50 target_bits |= 8;
51 }
52 if (host_bits & float_flag_inexact) {
53 target_bits |= 0x10;
54 }
55 if (host_bits & float_flag_input_denormal) {
56 target_bits |= 0x80;
57 }
58 return target_bits;
59 }
60
61 /* Convert vfp exception flags to target form. */
62 static inline int vfp_exceptbits_to_host(int target_bits)
63 {
64 int host_bits = 0;
65
66 if (target_bits & 1) {
67 host_bits |= float_flag_invalid;
68 }
69 if (target_bits & 2) {
70 host_bits |= float_flag_divbyzero;
71 }
72 if (target_bits & 4) {
73 host_bits |= float_flag_overflow;
74 }
75 if (target_bits & 8) {
76 host_bits |= float_flag_underflow;
77 }
78 if (target_bits & 0x10) {
79 host_bits |= float_flag_inexact;
80 }
81 if (target_bits & 0x80) {
82 host_bits |= float_flag_input_denormal;
83 }
84 return host_bits;
85 }
86
87 static uint32_t vfp_get_fpscr_from_host(CPUARMState *env)
88 {
89 uint32_t i;
90
91 i = get_float_exception_flags(&env->vfp.fp_status);
92 i |= get_float_exception_flags(&env->vfp.standard_fp_status);
93 /* FZ16 does not generate an input denormal exception. */
94 i |= (get_float_exception_flags(&env->vfp.fp_status_f16)
95 & ~float_flag_input_denormal);
96 i |= (get_float_exception_flags(&env->vfp.standard_fp_status_f16)
97 & ~float_flag_input_denormal);
98 return vfp_exceptbits_from_host(i);
99 }
100
101 static void vfp_set_fpscr_to_host(CPUARMState *env, uint32_t val)
102 {
103 int i;
104 uint32_t changed = env->vfp.xregs[ARM_VFP_FPSCR];
105
106 changed ^= val;
107 if (changed & (3 << 22)) {
108 i = (val >> 22) & 3;
109 switch (i) {
110 case FPROUNDING_TIEEVEN:
111 i = float_round_nearest_even;
112 break;
113 case FPROUNDING_POSINF:
114 i = float_round_up;
115 break;
116 case FPROUNDING_NEGINF:
117 i = float_round_down;
118 break;
119 case FPROUNDING_ZERO:
120 i = float_round_to_zero;
121 break;
122 }
123 set_float_rounding_mode(i, &env->vfp.fp_status);
124 set_float_rounding_mode(i, &env->vfp.fp_status_f16);
125 }
126 if (changed & FPCR_FZ16) {
127 bool ftz_enabled = val & FPCR_FZ16;
128 set_flush_to_zero(ftz_enabled, &env->vfp.fp_status_f16);
129 set_flush_to_zero(ftz_enabled, &env->vfp.standard_fp_status_f16);
130 set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status_f16);
131 set_flush_inputs_to_zero(ftz_enabled, &env->vfp.standard_fp_status_f16);
132 }
133 if (changed & FPCR_FZ) {
134 bool ftz_enabled = val & FPCR_FZ;
135 set_flush_to_zero(ftz_enabled, &env->vfp.fp_status);
136 set_flush_inputs_to_zero(ftz_enabled, &env->vfp.fp_status);
137 }
138 if (changed & FPCR_DN) {
139 bool dnan_enabled = val & FPCR_DN;
140 set_default_nan_mode(dnan_enabled, &env->vfp.fp_status);
141 set_default_nan_mode(dnan_enabled, &env->vfp.fp_status_f16);
142 }
143
144 /*
145 * The exception flags are ORed together when we read fpscr so we
146 * only need to preserve the current state in one of our
147 * float_status values.
148 */
149 i = vfp_exceptbits_to_host(val);
150 set_float_exception_flags(i, &env->vfp.fp_status);
151 set_float_exception_flags(0, &env->vfp.fp_status_f16);
152 set_float_exception_flags(0, &env->vfp.standard_fp_status);
153 set_float_exception_flags(0, &env->vfp.standard_fp_status_f16);
154 }
155
156 #else
157
158 static uint32_t vfp_get_fpscr_from_host(CPUARMState *env)
159 {
160 return 0;
161 }
162
163 static void vfp_set_fpscr_to_host(CPUARMState *env, uint32_t val)
164 {
165 }
166
167 #endif
168
169 uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env)
170 {
171 uint32_t i, fpscr;
172
173 fpscr = env->vfp.xregs[ARM_VFP_FPSCR]
174 | (env->vfp.vec_len << 16)
175 | (env->vfp.vec_stride << 20);
176
177 fpscr |= vfp_get_fpscr_from_host(env);
178
179 i = env->vfp.qc[0] | env->vfp.qc[1] | env->vfp.qc[2] | env->vfp.qc[3];
180 fpscr |= i ? FPCR_QC : 0;
181
182 return fpscr;
183 }
184
185 uint32_t vfp_get_fpscr(CPUARMState *env)
186 {
187 return HELPER(vfp_get_fpscr)(env);
188 }
189
190 void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val)
191 {
192 /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */
193 if (!cpu_isar_feature(any_fp16, env_archcpu(env))) {
194 val &= ~FPCR_FZ16;
195 }
196
197 if (arm_feature(env, ARM_FEATURE_M)) {
198 /*
199 * M profile FPSCR is RES0 for the QC, STRIDE, FZ16, LEN bits
200 * and also for the trapped-exception-handling bits IxE.
201 */
202 val &= 0xf7c0009f;
203 }
204
205 vfp_set_fpscr_to_host(env, val);
206
207 /*
208 * We don't implement trapped exception handling, so the
209 * trap enable bits, IDE|IXE|UFE|OFE|DZE|IOE are all RAZ/WI (not RES0!)
210 *
211 * If we exclude the exception flags, IOC|DZC|OFC|UFC|IXC|IDC
212 * (which are stored in fp_status), and the other RES0 bits
213 * in between, then we clear all of the low 16 bits.
214 */
215 env->vfp.xregs[ARM_VFP_FPSCR] = val & 0xf7c80000;
216 env->vfp.vec_len = (val >> 16) & 7;
217 env->vfp.vec_stride = (val >> 20) & 3;
218
219 /*
220 * The bit we set within fpscr_q is arbitrary; the register as a
221 * whole being zero/non-zero is what counts.
222 */
223 env->vfp.qc[0] = val & FPCR_QC;
224 env->vfp.qc[1] = 0;
225 env->vfp.qc[2] = 0;
226 env->vfp.qc[3] = 0;
227 }
228
229 void vfp_set_fpscr(CPUARMState *env, uint32_t val)
230 {
231 HELPER(vfp_set_fpscr)(env, val);
232 }
233
234 #ifdef CONFIG_TCG
235
236 #define VFP_HELPER(name, p) HELPER(glue(glue(vfp_,name),p))
237
238 #define VFP_BINOP(name) \
239 dh_ctype_f16 VFP_HELPER(name, h)(dh_ctype_f16 a, dh_ctype_f16 b, void *fpstp) \
240 { \
241 float_status *fpst = fpstp; \
242 return float16_ ## name(a, b, fpst); \
243 } \
244 float32 VFP_HELPER(name, s)(float32 a, float32 b, void *fpstp) \
245 { \
246 float_status *fpst = fpstp; \
247 return float32_ ## name(a, b, fpst); \
248 } \
249 float64 VFP_HELPER(name, d)(float64 a, float64 b, void *fpstp) \
250 { \
251 float_status *fpst = fpstp; \
252 return float64_ ## name(a, b, fpst); \
253 }
254 VFP_BINOP(add)
255 VFP_BINOP(sub)
256 VFP_BINOP(mul)
257 VFP_BINOP(div)
258 VFP_BINOP(min)
259 VFP_BINOP(max)
260 VFP_BINOP(minnum)
261 VFP_BINOP(maxnum)
262 #undef VFP_BINOP
263
264 dh_ctype_f16 VFP_HELPER(neg, h)(dh_ctype_f16 a)
265 {
266 return float16_chs(a);
267 }
268
269 float32 VFP_HELPER(neg, s)(float32 a)
270 {
271 return float32_chs(a);
272 }
273
274 float64 VFP_HELPER(neg, d)(float64 a)
275 {
276 return float64_chs(a);
277 }
278
279 dh_ctype_f16 VFP_HELPER(abs, h)(dh_ctype_f16 a)
280 {
281 return float16_abs(a);
282 }
283
284 float32 VFP_HELPER(abs, s)(float32 a)
285 {
286 return float32_abs(a);
287 }
288
289 float64 VFP_HELPER(abs, d)(float64 a)
290 {
291 return float64_abs(a);
292 }
293
294 dh_ctype_f16 VFP_HELPER(sqrt, h)(dh_ctype_f16 a, CPUARMState *env)
295 {
296 return float16_sqrt(a, &env->vfp.fp_status_f16);
297 }
298
299 float32 VFP_HELPER(sqrt, s)(float32 a, CPUARMState *env)
300 {
301 return float32_sqrt(a, &env->vfp.fp_status);
302 }
303
304 float64 VFP_HELPER(sqrt, d)(float64 a, CPUARMState *env)
305 {
306 return float64_sqrt(a, &env->vfp.fp_status);
307 }
308
309 static void softfloat_to_vfp_compare(CPUARMState *env, FloatRelation cmp)
310 {
311 uint32_t flags;
312 switch (cmp) {
313 case float_relation_equal:
314 flags = 0x6;
315 break;
316 case float_relation_less:
317 flags = 0x8;
318 break;
319 case float_relation_greater:
320 flags = 0x2;
321 break;
322 case float_relation_unordered:
323 flags = 0x3;
324 break;
325 default:
326 g_assert_not_reached();
327 }
328 env->vfp.xregs[ARM_VFP_FPSCR] =
329 deposit32(env->vfp.xregs[ARM_VFP_FPSCR], 28, 4, flags);
330 }
331
332 /* XXX: check quiet/signaling case */
333 #define DO_VFP_cmp(P, FLOATTYPE, ARGTYPE, FPST) \
334 void VFP_HELPER(cmp, P)(ARGTYPE a, ARGTYPE b, CPUARMState *env) \
335 { \
336 softfloat_to_vfp_compare(env, \
337 FLOATTYPE ## _compare_quiet(a, b, &env->vfp.FPST)); \
338 } \
339 void VFP_HELPER(cmpe, P)(ARGTYPE a, ARGTYPE b, CPUARMState *env) \
340 { \
341 softfloat_to_vfp_compare(env, \
342 FLOATTYPE ## _compare(a, b, &env->vfp.FPST)); \
343 }
344 DO_VFP_cmp(h, float16, dh_ctype_f16, fp_status_f16)
345 DO_VFP_cmp(s, float32, float32, fp_status)
346 DO_VFP_cmp(d, float64, float64, fp_status)
347 #undef DO_VFP_cmp
348
349 /* Integer to float and float to integer conversions */
350
351 #define CONV_ITOF(name, ftype, fsz, sign) \
352 ftype HELPER(name)(uint32_t x, void *fpstp) \
353 { \
354 float_status *fpst = fpstp; \
355 return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
356 }
357
358 #define CONV_FTOI(name, ftype, fsz, sign, round) \
359 sign##int32_t HELPER(name)(ftype x, void *fpstp) \
360 { \
361 float_status *fpst = fpstp; \
362 if (float##fsz##_is_any_nan(x)) { \
363 float_raise(float_flag_invalid, fpst); \
364 return 0; \
365 } \
366 return float##fsz##_to_##sign##int32##round(x, fpst); \
367 }
368
369 #define FLOAT_CONVS(name, p, ftype, fsz, sign) \
370 CONV_ITOF(vfp_##name##to##p, ftype, fsz, sign) \
371 CONV_FTOI(vfp_to##name##p, ftype, fsz, sign, ) \
372 CONV_FTOI(vfp_to##name##z##p, ftype, fsz, sign, _round_to_zero)
373
374 FLOAT_CONVS(si, h, uint32_t, 16, )
375 FLOAT_CONVS(si, s, float32, 32, )
376 FLOAT_CONVS(si, d, float64, 64, )
377 FLOAT_CONVS(ui, h, uint32_t, 16, u)
378 FLOAT_CONVS(ui, s, float32, 32, u)
379 FLOAT_CONVS(ui, d, float64, 64, u)
380
381 #undef CONV_ITOF
382 #undef CONV_FTOI
383 #undef FLOAT_CONVS
384
385 /* floating point conversion */
386 float64 VFP_HELPER(fcvtd, s)(float32 x, CPUARMState *env)
387 {
388 return float32_to_float64(x, &env->vfp.fp_status);
389 }
390
391 float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env)
392 {
393 return float64_to_float32(x, &env->vfp.fp_status);
394 }
395
396 /* VFP3 fixed point conversion. */
397 #define VFP_CONV_FIX_FLOAT(name, p, fsz, ftype, isz, itype) \
398 ftype HELPER(vfp_##name##to##p)(uint##isz##_t x, uint32_t shift, \
399 void *fpstp) \
400 { return itype##_to_##float##fsz##_scalbn(x, -shift, fpstp); }
401
402 #define VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, ROUND, suff) \
403 uint##isz##_t HELPER(vfp_to##name##p##suff)(ftype x, uint32_t shift, \
404 void *fpst) \
405 { \
406 if (unlikely(float##fsz##_is_any_nan(x))) { \
407 float_raise(float_flag_invalid, fpst); \
408 return 0; \
409 } \
410 return float##fsz##_to_##itype##_scalbn(x, ROUND, shift, fpst); \
411 }
412
413 #define VFP_CONV_FIX(name, p, fsz, ftype, isz, itype) \
414 VFP_CONV_FIX_FLOAT(name, p, fsz, ftype, isz, itype) \
415 VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, \
416 float_round_to_zero, _round_to_zero) \
417 VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, \
418 get_float_rounding_mode(fpst), )
419
420 #define VFP_CONV_FIX_A64(name, p, fsz, ftype, isz, itype) \
421 VFP_CONV_FIX_FLOAT(name, p, fsz, ftype, isz, itype) \
422 VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, \
423 get_float_rounding_mode(fpst), )
424
425 VFP_CONV_FIX(sh, d, 64, float64, 64, int16)
426 VFP_CONV_FIX(sl, d, 64, float64, 64, int32)
427 VFP_CONV_FIX_A64(sq, d, 64, float64, 64, int64)
428 VFP_CONV_FIX(uh, d, 64, float64, 64, uint16)
429 VFP_CONV_FIX(ul, d, 64, float64, 64, uint32)
430 VFP_CONV_FIX_A64(uq, d, 64, float64, 64, uint64)
431 VFP_CONV_FIX(sh, s, 32, float32, 32, int16)
432 VFP_CONV_FIX(sl, s, 32, float32, 32, int32)
433 VFP_CONV_FIX_A64(sq, s, 32, float32, 64, int64)
434 VFP_CONV_FIX(uh, s, 32, float32, 32, uint16)
435 VFP_CONV_FIX(ul, s, 32, float32, 32, uint32)
436 VFP_CONV_FIX_A64(uq, s, 32, float32, 64, uint64)
437 VFP_CONV_FIX(sh, h, 16, dh_ctype_f16, 32, int16)
438 VFP_CONV_FIX(sl, h, 16, dh_ctype_f16, 32, int32)
439 VFP_CONV_FIX_A64(sq, h, 16, dh_ctype_f16, 64, int64)
440 VFP_CONV_FIX(uh, h, 16, dh_ctype_f16, 32, uint16)
441 VFP_CONV_FIX(ul, h, 16, dh_ctype_f16, 32, uint32)
442 VFP_CONV_FIX_A64(uq, h, 16, dh_ctype_f16, 64, uint64)
443
444 #undef VFP_CONV_FIX
445 #undef VFP_CONV_FIX_FLOAT
446 #undef VFP_CONV_FLOAT_FIX_ROUND
447 #undef VFP_CONV_FIX_A64
448
449 /* Set the current fp rounding mode and return the old one.
450 * The argument is a softfloat float_round_ value.
451 */
452 uint32_t HELPER(set_rmode)(uint32_t rmode, void *fpstp)
453 {
454 float_status *fp_status = fpstp;
455
456 uint32_t prev_rmode = get_float_rounding_mode(fp_status);
457 set_float_rounding_mode(rmode, fp_status);
458
459 return prev_rmode;
460 }
461
462 /* Set the current fp rounding mode in the standard fp status and return
463 * the old one. This is for NEON instructions that need to change the
464 * rounding mode but wish to use the standard FPSCR values for everything
465 * else. Always set the rounding mode back to the correct value after
466 * modifying it.
467 * The argument is a softfloat float_round_ value.
468 */
469 uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env)
470 {
471 float_status *fp_status = &env->vfp.standard_fp_status;
472
473 uint32_t prev_rmode = get_float_rounding_mode(fp_status);
474 set_float_rounding_mode(rmode, fp_status);
475
476 return prev_rmode;
477 }
478
479 /* Half precision conversions. */
480 float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode)
481 {
482 /* Squash FZ16 to 0 for the duration of conversion. In this case,
483 * it would affect flushing input denormals.
484 */
485 float_status *fpst = fpstp;
486 bool save = get_flush_inputs_to_zero(fpst);
487 set_flush_inputs_to_zero(false, fpst);
488 float32 r = float16_to_float32(a, !ahp_mode, fpst);
489 set_flush_inputs_to_zero(save, fpst);
490 return r;
491 }
492
493 uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, void *fpstp, uint32_t ahp_mode)
494 {
495 /* Squash FZ16 to 0 for the duration of conversion. In this case,
496 * it would affect flushing output denormals.
497 */
498 float_status *fpst = fpstp;
499 bool save = get_flush_to_zero(fpst);
500 set_flush_to_zero(false, fpst);
501 float16 r = float32_to_float16(a, !ahp_mode, fpst);
502 set_flush_to_zero(save, fpst);
503 return r;
504 }
505
506 float64 HELPER(vfp_fcvt_f16_to_f64)(uint32_t a, void *fpstp, uint32_t ahp_mode)
507 {
508 /* Squash FZ16 to 0 for the duration of conversion. In this case,
509 * it would affect flushing input denormals.
510 */
511 float_status *fpst = fpstp;
512 bool save = get_flush_inputs_to_zero(fpst);
513 set_flush_inputs_to_zero(false, fpst);
514 float64 r = float16_to_float64(a, !ahp_mode, fpst);
515 set_flush_inputs_to_zero(save, fpst);
516 return r;
517 }
518
519 uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode)
520 {
521 /* Squash FZ16 to 0 for the duration of conversion. In this case,
522 * it would affect flushing output denormals.
523 */
524 float_status *fpst = fpstp;
525 bool save = get_flush_to_zero(fpst);
526 set_flush_to_zero(false, fpst);
527 float16 r = float64_to_float16(a, !ahp_mode, fpst);
528 set_flush_to_zero(save, fpst);
529 return r;
530 }
531
532 /* NEON helpers. */
533
534 /* Constants 256 and 512 are used in some helpers; we avoid relying on
535 * int->float conversions at run-time. */
536 #define float64_256 make_float64(0x4070000000000000LL)
537 #define float64_512 make_float64(0x4080000000000000LL)
538 #define float16_maxnorm make_float16(0x7bff)
539 #define float32_maxnorm make_float32(0x7f7fffff)
540 #define float64_maxnorm make_float64(0x7fefffffffffffffLL)
541
542 /* Reciprocal functions
543 *
544 * The algorithm that must be used to calculate the estimate
545 * is specified by the ARM ARM, see FPRecipEstimate()/RecipEstimate
546 */
547
548 /* See RecipEstimate()
549 *
550 * input is a 9 bit fixed point number
551 * input range 256 .. 511 for a number from 0.5 <= x < 1.0.
552 * result range 256 .. 511 for a number from 1.0 to 511/256.
553 */
554
555 static int recip_estimate(int input)
556 {
557 int a, b, r;
558 assert(256 <= input && input < 512);
559 a = (input * 2) + 1;
560 b = (1 << 19) / a;
561 r = (b + 1) >> 1;
562 assert(256 <= r && r < 512);
563 return r;
564 }
565
566 /*
567 * Common wrapper to call recip_estimate
568 *
569 * The parameters are exponent and 64 bit fraction (without implicit
570 * bit) where the binary point is nominally at bit 52. Returns a
571 * float64 which can then be rounded to the appropriate size by the
572 * callee.
573 */
574
575 static uint64_t call_recip_estimate(int *exp, int exp_off, uint64_t frac)
576 {
577 uint32_t scaled, estimate;
578 uint64_t result_frac;
579 int result_exp;
580
581 /* Handle sub-normals */
582 if (*exp == 0) {
583 if (extract64(frac, 51, 1) == 0) {
584 *exp = -1;
585 frac <<= 2;
586 } else {
587 frac <<= 1;
588 }
589 }
590
591 /* scaled = UInt('1':fraction<51:44>) */
592 scaled = deposit32(1 << 8, 0, 8, extract64(frac, 44, 8));
593 estimate = recip_estimate(scaled);
594
595 result_exp = exp_off - *exp;
596 result_frac = deposit64(0, 44, 8, estimate);
597 if (result_exp == 0) {
598 result_frac = deposit64(result_frac >> 1, 51, 1, 1);
599 } else if (result_exp == -1) {
600 result_frac = deposit64(result_frac >> 2, 50, 2, 1);
601 result_exp = 0;
602 }
603
604 *exp = result_exp;
605
606 return result_frac;
607 }
608
609 static bool round_to_inf(float_status *fpst, bool sign_bit)
610 {
611 switch (fpst->float_rounding_mode) {
612 case float_round_nearest_even: /* Round to Nearest */
613 return true;
614 case float_round_up: /* Round to +Inf */
615 return !sign_bit;
616 case float_round_down: /* Round to -Inf */
617 return sign_bit;
618 case float_round_to_zero: /* Round to Zero */
619 return false;
620 default:
621 g_assert_not_reached();
622 }
623 }
624
625 uint32_t HELPER(recpe_f16)(uint32_t input, void *fpstp)
626 {
627 float_status *fpst = fpstp;
628 float16 f16 = float16_squash_input_denormal(input, fpst);
629 uint32_t f16_val = float16_val(f16);
630 uint32_t f16_sign = float16_is_neg(f16);
631 int f16_exp = extract32(f16_val, 10, 5);
632 uint32_t f16_frac = extract32(f16_val, 0, 10);
633 uint64_t f64_frac;
634
635 if (float16_is_any_nan(f16)) {
636 float16 nan = f16;
637 if (float16_is_signaling_nan(f16, fpst)) {
638 float_raise(float_flag_invalid, fpst);
639 nan = float16_silence_nan(f16, fpst);
640 }
641 if (fpst->default_nan_mode) {
642 nan = float16_default_nan(fpst);
643 }
644 return nan;
645 } else if (float16_is_infinity(f16)) {
646 return float16_set_sign(float16_zero, float16_is_neg(f16));
647 } else if (float16_is_zero(f16)) {
648 float_raise(float_flag_divbyzero, fpst);
649 return float16_set_sign(float16_infinity, float16_is_neg(f16));
650 } else if (float16_abs(f16) < (1 << 8)) {
651 /* Abs(value) < 2.0^-16 */
652 float_raise(float_flag_overflow | float_flag_inexact, fpst);
653 if (round_to_inf(fpst, f16_sign)) {
654 return float16_set_sign(float16_infinity, f16_sign);
655 } else {
656 return float16_set_sign(float16_maxnorm, f16_sign);
657 }
658 } else if (f16_exp >= 29 && fpst->flush_to_zero) {
659 float_raise(float_flag_underflow, fpst);
660 return float16_set_sign(float16_zero, float16_is_neg(f16));
661 }
662
663 f64_frac = call_recip_estimate(&f16_exp, 29,
664 ((uint64_t) f16_frac) << (52 - 10));
665
666 /* result = sign : result_exp<4:0> : fraction<51:42> */
667 f16_val = deposit32(0, 15, 1, f16_sign);
668 f16_val = deposit32(f16_val, 10, 5, f16_exp);
669 f16_val = deposit32(f16_val, 0, 10, extract64(f64_frac, 52 - 10, 10));
670 return make_float16(f16_val);
671 }
672
673 float32 HELPER(recpe_f32)(float32 input, void *fpstp)
674 {
675 float_status *fpst = fpstp;
676 float32 f32 = float32_squash_input_denormal(input, fpst);
677 uint32_t f32_val = float32_val(f32);
678 bool f32_sign = float32_is_neg(f32);
679 int f32_exp = extract32(f32_val, 23, 8);
680 uint32_t f32_frac = extract32(f32_val, 0, 23);
681 uint64_t f64_frac;
682
683 if (float32_is_any_nan(f32)) {
684 float32 nan = f32;
685 if (float32_is_signaling_nan(f32, fpst)) {
686 float_raise(float_flag_invalid, fpst);
687 nan = float32_silence_nan(f32, fpst);
688 }
689 if (fpst->default_nan_mode) {
690 nan = float32_default_nan(fpst);
691 }
692 return nan;
693 } else if (float32_is_infinity(f32)) {
694 return float32_set_sign(float32_zero, float32_is_neg(f32));
695 } else if (float32_is_zero(f32)) {
696 float_raise(float_flag_divbyzero, fpst);
697 return float32_set_sign(float32_infinity, float32_is_neg(f32));
698 } else if (float32_abs(f32) < (1ULL << 21)) {
699 /* Abs(value) < 2.0^-128 */
700 float_raise(float_flag_overflow | float_flag_inexact, fpst);
701 if (round_to_inf(fpst, f32_sign)) {
702 return float32_set_sign(float32_infinity, f32_sign);
703 } else {
704 return float32_set_sign(float32_maxnorm, f32_sign);
705 }
706 } else if (f32_exp >= 253 && fpst->flush_to_zero) {
707 float_raise(float_flag_underflow, fpst);
708 return float32_set_sign(float32_zero, float32_is_neg(f32));
709 }
710
711 f64_frac = call_recip_estimate(&f32_exp, 253,
712 ((uint64_t) f32_frac) << (52 - 23));
713
714 /* result = sign : result_exp<7:0> : fraction<51:29> */
715 f32_val = deposit32(0, 31, 1, f32_sign);
716 f32_val = deposit32(f32_val, 23, 8, f32_exp);
717 f32_val = deposit32(f32_val, 0, 23, extract64(f64_frac, 52 - 23, 23));
718 return make_float32(f32_val);
719 }
720
721 float64 HELPER(recpe_f64)(float64 input, void *fpstp)
722 {
723 float_status *fpst = fpstp;
724 float64 f64 = float64_squash_input_denormal(input, fpst);
725 uint64_t f64_val = float64_val(f64);
726 bool f64_sign = float64_is_neg(f64);
727 int f64_exp = extract64(f64_val, 52, 11);
728 uint64_t f64_frac = extract64(f64_val, 0, 52);
729
730 /* Deal with any special cases */
731 if (float64_is_any_nan(f64)) {
732 float64 nan = f64;
733 if (float64_is_signaling_nan(f64, fpst)) {
734 float_raise(float_flag_invalid, fpst);
735 nan = float64_silence_nan(f64, fpst);
736 }
737 if (fpst->default_nan_mode) {
738 nan = float64_default_nan(fpst);
739 }
740 return nan;
741 } else if (float64_is_infinity(f64)) {
742 return float64_set_sign(float64_zero, float64_is_neg(f64));
743 } else if (float64_is_zero(f64)) {
744 float_raise(float_flag_divbyzero, fpst);
745 return float64_set_sign(float64_infinity, float64_is_neg(f64));
746 } else if ((f64_val & ~(1ULL << 63)) < (1ULL << 50)) {
747 /* Abs(value) < 2.0^-1024 */
748 float_raise(float_flag_overflow | float_flag_inexact, fpst);
749 if (round_to_inf(fpst, f64_sign)) {
750 return float64_set_sign(float64_infinity, f64_sign);
751 } else {
752 return float64_set_sign(float64_maxnorm, f64_sign);
753 }
754 } else if (f64_exp >= 2045 && fpst->flush_to_zero) {
755 float_raise(float_flag_underflow, fpst);
756 return float64_set_sign(float64_zero, float64_is_neg(f64));
757 }
758
759 f64_frac = call_recip_estimate(&f64_exp, 2045, f64_frac);
760
761 /* result = sign : result_exp<10:0> : fraction<51:0>; */
762 f64_val = deposit64(0, 63, 1, f64_sign);
763 f64_val = deposit64(f64_val, 52, 11, f64_exp);
764 f64_val = deposit64(f64_val, 0, 52, f64_frac);
765 return make_float64(f64_val);
766 }
767
768 /* The algorithm that must be used to calculate the estimate
769 * is specified by the ARM ARM.
770 */
771
772 static int do_recip_sqrt_estimate(int a)
773 {
774 int b, estimate;
775
776 assert(128 <= a && a < 512);
777 if (a < 256) {
778 a = a * 2 + 1;
779 } else {
780 a = (a >> 1) << 1;
781 a = (a + 1) * 2;
782 }
783 b = 512;
784 while (a * (b + 1) * (b + 1) < (1 << 28)) {
785 b += 1;
786 }
787 estimate = (b + 1) / 2;
788 assert(256 <= estimate && estimate < 512);
789
790 return estimate;
791 }
792
793
794 static uint64_t recip_sqrt_estimate(int *exp , int exp_off, uint64_t frac)
795 {
796 int estimate;
797 uint32_t scaled;
798
799 if (*exp == 0) {
800 while (extract64(frac, 51, 1) == 0) {
801 frac = frac << 1;
802 *exp -= 1;
803 }
804 frac = extract64(frac, 0, 51) << 1;
805 }
806
807 if (*exp & 1) {
808 /* scaled = UInt('01':fraction<51:45>) */
809 scaled = deposit32(1 << 7, 0, 7, extract64(frac, 45, 7));
810 } else {
811 /* scaled = UInt('1':fraction<51:44>) */
812 scaled = deposit32(1 << 8, 0, 8, extract64(frac, 44, 8));
813 }
814 estimate = do_recip_sqrt_estimate(scaled);
815
816 *exp = (exp_off - *exp) / 2;
817 return extract64(estimate, 0, 8) << 44;
818 }
819
820 uint32_t HELPER(rsqrte_f16)(uint32_t input, void *fpstp)
821 {
822 float_status *s = fpstp;
823 float16 f16 = float16_squash_input_denormal(input, s);
824 uint16_t val = float16_val(f16);
825 bool f16_sign = float16_is_neg(f16);
826 int f16_exp = extract32(val, 10, 5);
827 uint16_t f16_frac = extract32(val, 0, 10);
828 uint64_t f64_frac;
829
830 if (float16_is_any_nan(f16)) {
831 float16 nan = f16;
832 if (float16_is_signaling_nan(f16, s)) {
833 float_raise(float_flag_invalid, s);
834 nan = float16_silence_nan(f16, s);
835 }
836 if (s->default_nan_mode) {
837 nan = float16_default_nan(s);
838 }
839 return nan;
840 } else if (float16_is_zero(f16)) {
841 float_raise(float_flag_divbyzero, s);
842 return float16_set_sign(float16_infinity, f16_sign);
843 } else if (f16_sign) {
844 float_raise(float_flag_invalid, s);
845 return float16_default_nan(s);
846 } else if (float16_is_infinity(f16)) {
847 return float16_zero;
848 }
849
850 /* Scale and normalize to a double-precision value between 0.25 and 1.0,
851 * preserving the parity of the exponent. */
852
853 f64_frac = ((uint64_t) f16_frac) << (52 - 10);
854
855 f64_frac = recip_sqrt_estimate(&f16_exp, 44, f64_frac);
856
857 /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(2) */
858 val = deposit32(0, 15, 1, f16_sign);
859 val = deposit32(val, 10, 5, f16_exp);
860 val = deposit32(val, 2, 8, extract64(f64_frac, 52 - 8, 8));
861 return make_float16(val);
862 }
863
864 float32 HELPER(rsqrte_f32)(float32 input, void *fpstp)
865 {
866 float_status *s = fpstp;
867 float32 f32 = float32_squash_input_denormal(input, s);
868 uint32_t val = float32_val(f32);
869 uint32_t f32_sign = float32_is_neg(f32);
870 int f32_exp = extract32(val, 23, 8);
871 uint32_t f32_frac = extract32(val, 0, 23);
872 uint64_t f64_frac;
873
874 if (float32_is_any_nan(f32)) {
875 float32 nan = f32;
876 if (float32_is_signaling_nan(f32, s)) {
877 float_raise(float_flag_invalid, s);
878 nan = float32_silence_nan(f32, s);
879 }
880 if (s->default_nan_mode) {
881 nan = float32_default_nan(s);
882 }
883 return nan;
884 } else if (float32_is_zero(f32)) {
885 float_raise(float_flag_divbyzero, s);
886 return float32_set_sign(float32_infinity, float32_is_neg(f32));
887 } else if (float32_is_neg(f32)) {
888 float_raise(float_flag_invalid, s);
889 return float32_default_nan(s);
890 } else if (float32_is_infinity(f32)) {
891 return float32_zero;
892 }
893
894 /* Scale and normalize to a double-precision value between 0.25 and 1.0,
895 * preserving the parity of the exponent. */
896
897 f64_frac = ((uint64_t) f32_frac) << 29;
898
899 f64_frac = recip_sqrt_estimate(&f32_exp, 380, f64_frac);
900
901 /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(15) */
902 val = deposit32(0, 31, 1, f32_sign);
903 val = deposit32(val, 23, 8, f32_exp);
904 val = deposit32(val, 15, 8, extract64(f64_frac, 52 - 8, 8));
905 return make_float32(val);
906 }
907
908 float64 HELPER(rsqrte_f64)(float64 input, void *fpstp)
909 {
910 float_status *s = fpstp;
911 float64 f64 = float64_squash_input_denormal(input, s);
912 uint64_t val = float64_val(f64);
913 bool f64_sign = float64_is_neg(f64);
914 int f64_exp = extract64(val, 52, 11);
915 uint64_t f64_frac = extract64(val, 0, 52);
916
917 if (float64_is_any_nan(f64)) {
918 float64 nan = f64;
919 if (float64_is_signaling_nan(f64, s)) {
920 float_raise(float_flag_invalid, s);
921 nan = float64_silence_nan(f64, s);
922 }
923 if (s->default_nan_mode) {
924 nan = float64_default_nan(s);
925 }
926 return nan;
927 } else if (float64_is_zero(f64)) {
928 float_raise(float_flag_divbyzero, s);
929 return float64_set_sign(float64_infinity, float64_is_neg(f64));
930 } else if (float64_is_neg(f64)) {
931 float_raise(float_flag_invalid, s);
932 return float64_default_nan(s);
933 } else if (float64_is_infinity(f64)) {
934 return float64_zero;
935 }
936
937 f64_frac = recip_sqrt_estimate(&f64_exp, 3068, f64_frac);
938
939 /* result = sign : result_exp<4:0> : estimate<7:0> : Zeros(44) */
940 val = deposit64(0, 61, 1, f64_sign);
941 val = deposit64(val, 52, 11, f64_exp);
942 val = deposit64(val, 44, 8, extract64(f64_frac, 52 - 8, 8));
943 return make_float64(val);
944 }
945
946 uint32_t HELPER(recpe_u32)(uint32_t a)
947 {
948 int input, estimate;
949
950 if ((a & 0x80000000) == 0) {
951 return 0xffffffff;
952 }
953
954 input = extract32(a, 23, 9);
955 estimate = recip_estimate(input);
956
957 return deposit32(0, (32 - 9), 9, estimate);
958 }
959
960 uint32_t HELPER(rsqrte_u32)(uint32_t a)
961 {
962 int estimate;
963
964 if ((a & 0xc0000000) == 0) {
965 return 0xffffffff;
966 }
967
968 estimate = do_recip_sqrt_estimate(extract32(a, 23, 9));
969
970 return deposit32(0, 23, 9, estimate);
971 }
972
973 /* VFPv4 fused multiply-accumulate */
974 dh_ctype_f16 VFP_HELPER(muladd, h)(dh_ctype_f16 a, dh_ctype_f16 b,
975 dh_ctype_f16 c, void *fpstp)
976 {
977 float_status *fpst = fpstp;
978 return float16_muladd(a, b, c, 0, fpst);
979 }
980
981 float32 VFP_HELPER(muladd, s)(float32 a, float32 b, float32 c, void *fpstp)
982 {
983 float_status *fpst = fpstp;
984 return float32_muladd(a, b, c, 0, fpst);
985 }
986
987 float64 VFP_HELPER(muladd, d)(float64 a, float64 b, float64 c, void *fpstp)
988 {
989 float_status *fpst = fpstp;
990 return float64_muladd(a, b, c, 0, fpst);
991 }
992
993 /* ARMv8 round to integral */
994 dh_ctype_f16 HELPER(rinth_exact)(dh_ctype_f16 x, void *fp_status)
995 {
996 return float16_round_to_int(x, fp_status);
997 }
998
999 float32 HELPER(rints_exact)(float32 x, void *fp_status)
1000 {
1001 return float32_round_to_int(x, fp_status);
1002 }
1003
1004 float64 HELPER(rintd_exact)(float64 x, void *fp_status)
1005 {
1006 return float64_round_to_int(x, fp_status);
1007 }
1008
1009 dh_ctype_f16 HELPER(rinth)(dh_ctype_f16 x, void *fp_status)
1010 {
1011 int old_flags = get_float_exception_flags(fp_status), new_flags;
1012 float16 ret;
1013
1014 ret = float16_round_to_int(x, fp_status);
1015
1016 /* Suppress any inexact exceptions the conversion produced */
1017 if (!(old_flags & float_flag_inexact)) {
1018 new_flags = get_float_exception_flags(fp_status);
1019 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
1020 }
1021
1022 return ret;
1023 }
1024
1025 float32 HELPER(rints)(float32 x, void *fp_status)
1026 {
1027 int old_flags = get_float_exception_flags(fp_status), new_flags;
1028 float32 ret;
1029
1030 ret = float32_round_to_int(x, fp_status);
1031
1032 /* Suppress any inexact exceptions the conversion produced */
1033 if (!(old_flags & float_flag_inexact)) {
1034 new_flags = get_float_exception_flags(fp_status);
1035 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
1036 }
1037
1038 return ret;
1039 }
1040
1041 float64 HELPER(rintd)(float64 x, void *fp_status)
1042 {
1043 int old_flags = get_float_exception_flags(fp_status), new_flags;
1044 float64 ret;
1045
1046 ret = float64_round_to_int(x, fp_status);
1047
1048 new_flags = get_float_exception_flags(fp_status);
1049
1050 /* Suppress any inexact exceptions the conversion produced */
1051 if (!(old_flags & float_flag_inexact)) {
1052 new_flags = get_float_exception_flags(fp_status);
1053 set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status);
1054 }
1055
1056 return ret;
1057 }
1058
1059 /* Convert ARM rounding mode to softfloat */
1060 int arm_rmode_to_sf(int rmode)
1061 {
1062 switch (rmode) {
1063 case FPROUNDING_TIEAWAY:
1064 rmode = float_round_ties_away;
1065 break;
1066 case FPROUNDING_ODD:
1067 /* FIXME: add support for TIEAWAY and ODD */
1068 qemu_log_mask(LOG_UNIMP, "arm: unimplemented rounding mode: %d\n",
1069 rmode);
1070 /* fall through for now */
1071 case FPROUNDING_TIEEVEN:
1072 default:
1073 rmode = float_round_nearest_even;
1074 break;
1075 case FPROUNDING_POSINF:
1076 rmode = float_round_up;
1077 break;
1078 case FPROUNDING_NEGINF:
1079 rmode = float_round_down;
1080 break;
1081 case FPROUNDING_ZERO:
1082 rmode = float_round_to_zero;
1083 break;
1084 }
1085 return rmode;
1086 }
1087
1088 /*
1089 * Implement float64 to int32_t conversion without saturation;
1090 * the result is supplied modulo 2^32.
1091 */
1092 uint64_t HELPER(fjcvtzs)(float64 value, void *vstatus)
1093 {
1094 float_status *status = vstatus;
1095 uint32_t exp, sign;
1096 uint64_t frac;
1097 uint32_t inexact = 1; /* !Z */
1098
1099 sign = extract64(value, 63, 1);
1100 exp = extract64(value, 52, 11);
1101 frac = extract64(value, 0, 52);
1102
1103 if (exp == 0) {
1104 /* While not inexact for IEEE FP, -0.0 is inexact for JavaScript. */
1105 inexact = sign;
1106 if (frac != 0) {
1107 if (status->flush_inputs_to_zero) {
1108 float_raise(float_flag_input_denormal, status);
1109 } else {
1110 float_raise(float_flag_inexact, status);
1111 inexact = 1;
1112 }
1113 }
1114 frac = 0;
1115 } else if (exp == 0x7ff) {
1116 /* This operation raises Invalid for both NaN and overflow (Inf). */
1117 float_raise(float_flag_invalid, status);
1118 frac = 0;
1119 } else {
1120 int true_exp = exp - 1023;
1121 int shift = true_exp - 52;
1122
1123 /* Restore implicit bit. */
1124 frac |= 1ull << 52;
1125
1126 /* Shift the fraction into place. */
1127 if (shift >= 0) {
1128 /* The number is so large we must shift the fraction left. */
1129 if (shift >= 64) {
1130 /* The fraction is shifted out entirely. */
1131 frac = 0;
1132 } else {
1133 frac <<= shift;
1134 }
1135 } else if (shift > -64) {
1136 /* Normal case -- shift right and notice if bits shift out. */
1137 inexact = (frac << (64 + shift)) != 0;
1138 frac >>= -shift;
1139 } else {
1140 /* The fraction is shifted out entirely. */
1141 frac = 0;
1142 }
1143
1144 /* Notice overflow or inexact exceptions. */
1145 if (true_exp > 31 || frac > (sign ? 0x80000000ull : 0x7fffffff)) {
1146 /* Overflow, for which this operation raises invalid. */
1147 float_raise(float_flag_invalid, status);
1148 inexact = 1;
1149 } else if (inexact) {
1150 float_raise(float_flag_inexact, status);
1151 }
1152
1153 /* Honor the sign. */
1154 if (sign) {
1155 frac = -frac;
1156 }
1157 }
1158
1159 /* Pack the result and the env->ZF representation of Z together. */
1160 return deposit64(frac, 32, 32, inexact);
1161 }
1162
1163 uint32_t HELPER(vjcvt)(float64 value, CPUARMState *env)
1164 {
1165 uint64_t pair = HELPER(fjcvtzs)(value, &env->vfp.fp_status);
1166 uint32_t result = pair;
1167 uint32_t z = (pair >> 32) == 0;
1168
1169 /* Store Z, clear NCV, in FPSCR.NZCV. */
1170 env->vfp.xregs[ARM_VFP_FPSCR]
1171 = (env->vfp.xregs[ARM_VFP_FPSCR] & ~CPSR_NZCV) | (z * CPSR_Z);
1172
1173 return result;
1174 }
1175
1176 /* Round a float32 to an integer that fits in int32_t or int64_t. */
1177 static float32 frint_s(float32 f, float_status *fpst, int intsize)
1178 {
1179 int old_flags = get_float_exception_flags(fpst);
1180 uint32_t exp = extract32(f, 23, 8);
1181
1182 if (unlikely(exp == 0xff)) {
1183 /* NaN or Inf. */
1184 goto overflow;
1185 }
1186
1187 /* Round and re-extract the exponent. */
1188 f = float32_round_to_int(f, fpst);
1189 exp = extract32(f, 23, 8);
1190
1191 /* Validate the range of the result. */
1192 if (exp < 126 + intsize) {
1193 /* abs(F) <= INT{N}_MAX */
1194 return f;
1195 }
1196 if (exp == 126 + intsize) {
1197 uint32_t sign = extract32(f, 31, 1);
1198 uint32_t frac = extract32(f, 0, 23);
1199 if (sign && frac == 0) {
1200 /* F == INT{N}_MIN */
1201 return f;
1202 }
1203 }
1204
1205 overflow:
1206 /*
1207 * Raise Invalid and return INT{N}_MIN as a float. Revert any
1208 * inexact exception float32_round_to_int may have raised.
1209 */
1210 set_float_exception_flags(old_flags | float_flag_invalid, fpst);
1211 return (0x100u + 126u + intsize) << 23;
1212 }
1213
1214 float32 HELPER(frint32_s)(float32 f, void *fpst)
1215 {
1216 return frint_s(f, fpst, 32);
1217 }
1218
1219 float32 HELPER(frint64_s)(float32 f, void *fpst)
1220 {
1221 return frint_s(f, fpst, 64);
1222 }
1223
1224 /* Round a float64 to an integer that fits in int32_t or int64_t. */
1225 static float64 frint_d(float64 f, float_status *fpst, int intsize)
1226 {
1227 int old_flags = get_float_exception_flags(fpst);
1228 uint32_t exp = extract64(f, 52, 11);
1229
1230 if (unlikely(exp == 0x7ff)) {
1231 /* NaN or Inf. */
1232 goto overflow;
1233 }
1234
1235 /* Round and re-extract the exponent. */
1236 f = float64_round_to_int(f, fpst);
1237 exp = extract64(f, 52, 11);
1238
1239 /* Validate the range of the result. */
1240 if (exp < 1022 + intsize) {
1241 /* abs(F) <= INT{N}_MAX */
1242 return f;
1243 }
1244 if (exp == 1022 + intsize) {
1245 uint64_t sign = extract64(f, 63, 1);
1246 uint64_t frac = extract64(f, 0, 52);
1247 if (sign && frac == 0) {
1248 /* F == INT{N}_MIN */
1249 return f;
1250 }
1251 }
1252
1253 overflow:
1254 /*
1255 * Raise Invalid and return INT{N}_MIN as a float. Revert any
1256 * inexact exception float64_round_to_int may have raised.
1257 */
1258 set_float_exception_flags(old_flags | float_flag_invalid, fpst);
1259 return (uint64_t)(0x800 + 1022 + intsize) << 52;
1260 }
1261
1262 float64 HELPER(frint32_d)(float64 f, void *fpst)
1263 {
1264 return frint_d(f, fpst, 32);
1265 }
1266
1267 float64 HELPER(frint64_d)(float64 f, void *fpst)
1268 {
1269 return frint_d(f, fpst, 64);
1270 }
1271
1272 void HELPER(check_hcr_el2_trap)(CPUARMState *env, uint32_t rt, uint32_t reg)
1273 {
1274 uint32_t syndrome;
1275
1276 switch (reg) {
1277 case ARM_VFP_MVFR0:
1278 case ARM_VFP_MVFR1:
1279 case ARM_VFP_MVFR2:
1280 if (!(arm_hcr_el2_eff(env) & HCR_TID3)) {
1281 return;
1282 }
1283 break;
1284 case ARM_VFP_FPSID:
1285 if (!(arm_hcr_el2_eff(env) & HCR_TID0)) {
1286 return;
1287 }
1288 break;
1289 default:
1290 g_assert_not_reached();
1291 }
1292
1293 syndrome = ((EC_FPIDTRAP << ARM_EL_EC_SHIFT)
1294 | ARM_EL_IL
1295 | (1 << 24) | (0xe << 20) | (7 << 14)
1296 | (reg << 10) | (rt << 5) | 1);
1297
1298 raise_exception(env, EXCP_HYP_TRAP, syndrome, 2);
1299 }
1300
1301 #endif